A METHOD AND APPARATUS FOR GENERATING A SOLID STATE CIRCUIT LAYOUT WITH IN-DESIGN VARIABILITY ASSOCIATED TO THE SETTING OF ANALOG SIGNAL PROCESSING PARAMETERS, AND AN INTEGRATED CIRCUIT DESIGN AND AN INTEGRATED CIRCUIT PRODUCED BY APPLYING SUCH METHOD

Details for Australian Patent Application No. 2002321161 (hide)

Owner SEMICONDUCTOR IDEAS TO THE MARKET (ITOM) B.V. KASPERKOVITZ, Wolfdietrich, Georg

Inventors KASPERKOVITZ, Wolfdietrich, Georg

Pub. Number AU-A-2002321161

PCT Number PCT/EP02/07286

PCT Pub. Number WO2003/009182

Priority 01202754.6 19.07.01 EP

Filing date 1 July 2002

Wipo publication date 3 March 2003

International Classifications

G06F 017/50 Digital computing or data processing equipment or methods, specially adapted for specific functions - Computer-aided design

Event Publications

16 January 2003 Complete Application Filed

  Priority application(s): 01202754.6 19.07.01 EP

22 May 2003 Application Open to Public Inspection

  Published as AU-A-2002321161

8 April 2004 Application Lapsed, Refused Or Withdrawn, Patent Ceased or Expired

  This application lapsed under section 142(2)(f)/See Reg. 8.3(3). Examination has not yet been requested or directed for this application. Note that applications or patents shown as lapsed or ceased may be restored at a later date.

Legal

The information provided by the Site not in the nature of legal or other professional advice. The information provided by the Site is derived from third parties and may contain errors. You must make your own enquiries and seek independent advice from the relevant industry professionals before acting or relying on any information contained herein. Check the above data against the Australian Patent Office AUSPAT database.

Next and Previous Patents/Applications

2002321162-METHOD AND DEVICE FOR EXECUTING A BYTE SUBSTITUTION OPERATION OF THE AES ALGORITHM ACCORDING TO RIJNDAEL

2002321160-Method and device for the theredimensional determination and digitisation of a plasteror positive-model